FPGA-Based Debugging with Dynamic Signal Selection at Run-Time

Gernot Fiala, Tobias Peter Scheipel, Werner Neuwirth, Marcel Carsten Baunach

Publikation: Beitrag in Buch/Bericht/KonferenzbandBeitrag in einem KonferenzbandBegutachtung

Abstract

For the development of FPGA-based automotive systems, debugging of internal signals is necessary to detect errors or to analyze/visualize the operation of the field programmable gate array (FPGA) at runtime. Often, so called ”debug cores” of the FPGA vendor are used for debugging. Xilinx Vivado is a development environment offering an integrated logic analyzer for statically selected signals. However, each time these input signals shall be changed, the whole workflow (synthesis, placement, routing and generation of the bit stream) must be repeated, which is very time consuming. The scope of the present work is to develop a custom and more flexible FPGA-based logic debugger: The Advanced Inverter Debugger (AID) is a logic component, integrated into the system under development, that can dynamically select signals for the debugging process at run-time. The debugging process is controlled by a user interface at a workstation, communicating via UDP/IP over Ethernet. The AID is configurable with regard to start/stop triggers and sample rate for each signal, and allows long-term recording as well as visualization at the workstation. For convenient use in the development of automotive control systems, the AID is available as Matlab component for integration into and synthesis with the target system.
Originalspracheenglisch
Titel17th Workshop on Automotive Software Engineering (ASE 2020)
Seitenumfang7
PublikationsstatusVeröffentlicht - 1 Jan. 2020
Veranstaltung17. Automotive Software Engineering Workshop 2020: ASE 2020 - Innsbruck, Österreich
Dauer: 24 Feb. 202024 Feb. 2020
https://sites.google.com/view/ase2020/call-for-papers

Publikationsreihe

NameCEUR Workshop Proceedings
Herausgeber (Verlag)RWTH Aachen
Band2581
ISSN (Print)1613-0073

Workshop

Workshop17. Automotive Software Engineering Workshop 2020
KurztitelASE
Land/GebietÖsterreich
OrtInnsbruck
Zeitraum24/02/2024/02/20
Internetadresse

ASJC Scopus subject areas

  • Informatik (insg.)

Fingerprint

Untersuchen Sie die Forschungsthemen von „FPGA-Based Debugging with Dynamic Signal Selection at Run-Time“. Zusammen bilden sie einen einzigartigen Fingerprint.

Dieses zitieren